Intel Quartus Prime Software Debug Tools (IDSW135)
Course Description
As FPGA designs become more complex, a larger part of development time is spent verifying designs. This course introduces the various debug tools included in the Intel® Quartus® Prime software & shows effective ways to debug an FPGA design using them, decreasing overall design development time.
The class discusses the Signal Tap embedded logic analyzer, Signal Probe, In-System Sources & Probes, the Logic Analyzer Interface, System Console, and others. The class mostly focuses on Signal Tap, including hands-on lab exercises utilizing the tool in a real design.
At Course Completion
You will be able to:
- -
- Create trigger conditions and capture internal signal node levels during runtime with the SignalTap embedded logic analyzer
- Quickly route internal nodes to unused I/O pins using Signal Probe
- View & edit embedded memory contents using the In-System Memory Content Editor
Choose the appropriate debug tool to use for your design and situation
Skills Required
- Completion of "The Quartus Software Design Series: Foundation" course OR a working knowledge of the Quartus software