Quad-Serial Configuration (EPCQ) Devices Datasheet

ID 683078
Date 1/23/2020
Public
Document Table of Contents

1.9.2. Read Operation Timing

Figure 23. Read Operation Timing Diagram


Table 34.  Read Operation Parameters
Symbol Parameter Min Max Unit
fRCLK Read clock frequency (from the FPGA or embedded processor) for read bytes operations 50 MHz
Fast read clock frequency (from the FPGA or embedded processor) for fast read bytes operation 100 MHz
tCH DCLK high time 4 ns
tCL DCLK low time 4 ns
tODIS Output disable time after read 8 ns
tnCLK2D Clock falling edge to DATA 7 ns