Stratix® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683665
Date 10/18/2023
Public
Document Table of Contents

3.1. Features

Each Stratix® V variable precision DSP block spans one logic array block (LAB) row height.

The Stratix® V variable precision DSP blocks offer the following features:

  • High-performance, power-optimized, and fully registered multiplication operations
  • 9-bit, 18-bit, 27-bit, and 36-bit word lengths
  • 18 x 25 complex multiplications for FFTs
  • Floating-point arithmetic formats
  • Built-in addition, subtraction, and 64-bit accumulation unit to combine multiplication results
  • Cascading 18-bit and 27-bit input bus to form the tap-delay line for filtering applications
  • Cascading 64-bit output bus to propagate output results from one block to the next block without external logic support
  • Hard pre-adder supported in 18-bit and 27-bit mode for symmetric filters
  • Supports 18-bit and 27-bit with internal coefficient register bank for filter implementation
  • 18-bit and 27-bit systolic finite impulse response (FIR) filters with distributed output adder