AN 307: Intel® FPGA Design Flow for AMD* Xilinx* Users

ID 683562
Date 9/08/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1. Introduction to Intel® FPGA Design Flow for AMD* Xilinx* Users

Updated for:
Intel® Quartus® Prime Design Suite 23.2
Designing for Intel® FPGA devices is similar in concept and practice to designing for AMD* Xilinx* FPGA devices. In most cases, you can import your register transfer level (RTL) into the Intel® Quartus® Prime Pro Edition software and begin compiling your design to the target device.

This document is intended for AMD* Xilinx* designers who are familiar with the AMD* Xilinx* Vivado* software and want to convert existing Vivado* designs to the Intel® Quartus® Prime Pro Edition software environment.

This application note starts with a description of the current AMD* Xilinx* and Intel® FPGA technologies and compares devices available for three different process technologies. It further highlights unique features of Intel Agilex® 7, Intel® Stratix® 10, Intel® Arria® 10, and Intel® Cyclone® 10 GX devices supported in the latest edition of the Intel® Quartus® Prime Pro Edition software.

The next chapter draws a parallel between the design flows in the Intel® Quartus® Prime Pro Edition software and AMD* Xilinx* Vivado* software, comparing features whenever possible.

The following chapter provides guidelines to convert Vivado* designs to the Intel® Quartus® Prime Pro Edition software, including AMD* Xilinx* IP Catalog modules and instantiated primitives. The last part of the chapter demonstrates how to translate device and design constraints.

This application note uses the latest information available for the Intel® Quartus® Prime Pro Edition software version 21.3 and AMD* Xilinx* Vivado* Design Suite version 2020.2, supporting the latest programmable chips.